| .. |
|
insn_trans
|
target/riscv: Set vdata.vm field for vector load/store whole register instructions
|
2024-11-07 08:21:14 +10:00 |
|
kvm
|
Accel & Exec patch queue
|
2024-12-21 11:07:00 -05:00 |
|
tcg
|
target/riscv: Remove obsolete pointer masking extension code.
|
2025-01-19 09:44:34 +10:00 |
|
arch_dump.c
|
include: Rename sysemu/ -> system/
|
2024-12-20 17:44:56 +01:00 |
|
bitmanip_helper.c
|
target/riscv: rvk: add support for zbkx extension
|
2022-04-29 10:47:45 +10:00 |
|
common-semi-target.h
|
semihosting: Split out common-semi-target.h
|
2022-06-28 04:35:07 +05:30 |
|
cpu-param.h
|
license: Update deprecated SPDX tag GPL-2.0+ to GPL-2.0-or-later
|
2024-09-20 10:11:59 +03:00 |
|
cpu-qom.h
|
target/riscv: add support for RV64 Xiangshan Nanhu CPU
|
2024-12-20 11:22:47 +10:00 |
|
cpu.c
|
target/riscv: Remove obsolete pointer masking extension code.
|
2025-01-19 09:44:34 +10:00 |
|
cpu.h
|
target/riscv: Add pointer masking tb flags
|
2025-01-19 09:44:34 +10:00 |
|
cpu_bits.h
|
target/riscv: Add new CSR fields for S{sn, mn, m}pm extensions as part of Zjpm v1.0
|
2025-01-19 09:44:34 +10:00 |
|
cpu_cfg.h
|
target/riscv: Add new CSR fields for S{sn, mn, m}pm extensions as part of Zjpm v1.0
|
2025-01-19 09:44:34 +10:00 |
|
cpu_helper.c
|
target/riscv: Add pointer masking tb flags
|
2025-01-19 09:44:34 +10:00 |
|
cpu_user.h
|
target/riscv: zicfilp lpad impl and branch tracking
|
2024-10-30 11:22:08 +10:00 |
|
cpu_vendorid.h
|
target/riscv: add Ventana's Veyron V1 CPU
|
2023-05-05 10:49:50 +10:00 |
|
crypto_helper.c
|
target/riscv: Use accelerated helper for AES64KS1I
|
2023-09-11 11:45:55 +10:00 |
|
csr.c
|
target/riscv: Add new CSR fields for S{sn, mn, m}pm extensions as part of Zjpm v1.0
|
2025-01-19 09:44:34 +10:00 |
|
debug.c
|
include: Rename sysemu/ -> system/
|
2024-12-20 17:44:56 +01:00 |
|
debug.h
|
target/riscv: Add textra matching condition for the triggers
|
2024-10-02 15:11:51 +10:00 |
|
fpu_helper.c
|
target/riscv: Fix froundnx.h nanbox check
|
2024-06-26 23:02:35 +10:00 |
|
gdbstub.c
|
riscv/gdbstub: add V bit to priv reg
|
2025-01-19 09:44:34 +10:00 |
|
helper.h
|
target/riscv: Raise exceptions on wrs.nto
|
2024-06-03 11:12:11 +10:00 |
|
insn16.decode
|
target/riscv: compressed encodings for sspush and sspopchk
|
2024-10-30 11:22:08 +10:00 |
|
insn32.decode
|
target/riscv: implement zicfiss instructions
|
2024-10-30 11:22:08 +10:00 |
|
instmap.h
|
target/riscv: Update [m|h]tinst CSR in riscv_cpu_do_interrupt()
|
2022-09-07 09:18:32 +02:00 |
|
internals.h
|
target/riscv: Include missing headers in 'internals.h'
|
2024-12-20 11:22:47 +10:00 |
|
Kconfig
|
target/riscv/cpu_helper: Fix linking problem with semihosting disabled
|
2024-10-02 15:11:51 +10:00 |
|
m128_helper.c
|
target/helpers: Remove unnecessary 'qemu/main-loop.h' header
|
2023-08-31 19:47:43 +02:00 |
|
machine.c
|
target/riscv: Remove obsolete pointer masking extension code.
|
2025-01-19 09:44:34 +10:00 |
|
meson.build
|
riscv: thead: Add th.sxstatus CSR emulation
|
2024-06-03 11:12:12 +10:00 |
|
monitor.c
|
target/riscv: remove break after g_assert_not_reached()
|
2024-09-24 13:53:35 +02:00 |
|
op_helper.c
|
target/riscv: add trace in riscv_raise_exception()
|
2025-01-19 09:44:34 +10:00 |
|
pmp.c
|
target/riscv: Add new CSR fields for S{sn, mn, m}pm extensions as part of Zjpm v1.0
|
2025-01-19 09:44:34 +10:00 |
|
pmp.h
|
target/riscv: Add new CSR fields for S{sn, mn, m}pm extensions as part of Zjpm v1.0
|
2025-01-19 09:44:34 +10:00 |
|
pmu.c
|
include: Rename sysemu/ -> system/
|
2024-12-20 17:44:56 +01:00 |
|
pmu.h
|
target/riscv: More accurately model priv mode filtering.
|
2024-07-18 12:08:45 +10:00 |
|
riscv-qmp-cmds.c
|
include: Rename sysemu/ -> system/
|
2024-12-20 17:44:56 +01:00 |
|
sbi_ecall_interface.h
|
target/riscv/kvm: implement SBI debug console (DBCN) calls
|
2024-06-03 11:12:11 +10:00 |
|
th_csr.c
|
riscv: thead: Add th.sxstatus CSR emulation
|
2024-06-03 11:12:12 +10:00 |
|
time_helper.c
|
target/riscv: Stop timer with infinite timecmp
|
2024-10-02 15:11:51 +10:00 |
|
time_helper.h
|
target/riscv: Simplify type conversion for CPURISCVState
|
2023-05-05 10:49:49 +10:00 |
|
trace-events
|
target/riscv: add trace in riscv_raise_exception()
|
2025-01-19 09:44:34 +10:00 |
|
trace.h
|
trace: switch position of headers to what Meson requires
|
2020-08-21 06:18:24 -04:00 |
|
translate.c
|
target/riscv: Add pointer masking tb flags
|
2025-01-19 09:44:34 +10:00 |
|
vcrypto_helper.c
|
target/riscv/vector_helpers: do early exit when vstart >= vl
|
2024-03-22 15:20:02 +10:00 |
|
vector_helper.c
|
target/riscv: Remove obsolete pointer masking extension code.
|
2025-01-19 09:44:34 +10:00 |
|
vector_internals.c
|
target/riscv: Fix the element agnostic function problem
|
2024-06-03 11:12:12 +10:00 |
|
vector_internals.h
|
target/riscv: Include missing headers in 'vector_internals.h'
|
2024-12-20 11:22:47 +10:00 |
|
xthead.decode
|
RISC-V: Adding XTheadFmv ISA extension
|
2023-02-07 08:19:23 +10:00 |
|
XVentanaCondOps.decode
|
target/riscv: Add XVentanaCondOps custom extension
|
2022-02-16 12:24:18 +10:00 |
|
zce_helper.c
|
target/riscv: add support for Zcmt extension
|
2023-05-05 10:49:50 +10:00 |