mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-12-20 06:28:36 -07:00
Vector whole register load instructions have EEW encoded in the opcode, so we shouldn't take SEW here. Vector whole register store instructions are always EEW=8. Signed-off-by: eop Chen <eop.chen@sifive.com> Reviewed-by: Frank Chang <frank.chang@sifive.com> Acked-by: Alistair Francis <alistair.francis@wdc.com> Message-Id: <165181414065.18540.14828125053334599921-0@git.sr.ht> Signed-off-by: Alistair Francis <alistair.francis@wdc.com> |
||
|---|---|---|
| .. | ||
| trans_privileged.c.inc | ||
| trans_rva.c.inc | ||
| trans_rvb.c.inc | ||
| trans_rvd.c.inc | ||
| trans_rvf.c.inc | ||
| trans_rvh.c.inc | ||
| trans_rvi.c.inc | ||
| trans_rvk.c.inc | ||
| trans_rvm.c.inc | ||
| trans_rvv.c.inc | ||
| trans_rvzfh.c.inc | ||
| trans_svinval.c.inc | ||
| trans_xventanacondops.c.inc | ||