mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-04 16:23:55 -06:00
riscv: Initial commit of OpenTitan machine
This adds a barebone OpenTitan machine to QEMU. Signed-off-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Bin Meng <bin.meng@windriver.com>
This commit is contained in:
parent
36b80ad99f
commit
fe0fe4735e
7 changed files with 278 additions and 1 deletions
68
include/hw/riscv/opentitan.h
Normal file
68
include/hw/riscv/opentitan.h
Normal file
|
@ -0,0 +1,68 @@
|
|||
/*
|
||||
* QEMU RISC-V Board Compatible with OpenTitan FPGA platform
|
||||
*
|
||||
* Copyright (c) 2020 Western Digital
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify it
|
||||
* under the terms and conditions of the GNU General Public License,
|
||||
* version 2 or later, as published by the Free Software Foundation.
|
||||
*
|
||||
* This program is distributed in the hope it will be useful, but WITHOUT
|
||||
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
||||
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
||||
* more details.
|
||||
*
|
||||
* You should have received a copy of the GNU General Public License along with
|
||||
* this program. If not, see <http://www.gnu.org/licenses/>.
|
||||
*/
|
||||
|
||||
#ifndef HW_OPENTITAN_H
|
||||
#define HW_OPENTITAN_H
|
||||
|
||||
#include "hw/riscv/riscv_hart.h"
|
||||
|
||||
#define TYPE_RISCV_IBEX_SOC "riscv.lowrisc.ibex.soc"
|
||||
#define RISCV_IBEX_SOC(obj) \
|
||||
OBJECT_CHECK(LowRISCIbexSoCState, (obj), TYPE_RISCV_IBEX_SOC)
|
||||
|
||||
typedef struct LowRISCIbexSoCState {
|
||||
/*< private >*/
|
||||
SysBusDevice parent_obj;
|
||||
|
||||
/*< public >*/
|
||||
RISCVHartArrayState cpus;
|
||||
MemoryRegion flash_mem;
|
||||
MemoryRegion rom;
|
||||
} LowRISCIbexSoCState;
|
||||
|
||||
typedef struct OpenTitanState {
|
||||
/*< private >*/
|
||||
SysBusDevice parent_obj;
|
||||
|
||||
/*< public >*/
|
||||
LowRISCIbexSoCState soc;
|
||||
} OpenTitanState;
|
||||
|
||||
enum {
|
||||
IBEX_ROM,
|
||||
IBEX_RAM,
|
||||
IBEX_FLASH,
|
||||
IBEX_UART,
|
||||
IBEX_GPIO,
|
||||
IBEX_SPI,
|
||||
IBEX_FLASH_CTRL,
|
||||
IBEX_RV_TIMER,
|
||||
IBEX_AES,
|
||||
IBEX_HMAC,
|
||||
IBEX_PLIC,
|
||||
IBEX_PWRMGR,
|
||||
IBEX_RSTMGR,
|
||||
IBEX_CLKMGR,
|
||||
IBEX_PINMUX,
|
||||
IBEX_ALERT_HANDLER,
|
||||
IBEX_NMI_GEN,
|
||||
IBEX_USBDEV,
|
||||
IBEX_PADCTRL,
|
||||
};
|
||||
|
||||
#endif
|
Loading…
Add table
Add a link
Reference in a new issue