mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-06 01:03:55 -06:00
target/arm: Move has_work() from CPUClass to SysemuCPUOps
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-Id: <20250125170125.32855-6-philmd@linaro.org>
This commit is contained in:
parent
35e0769d3f
commit
f5e67b6dda
1 changed files with 3 additions and 1 deletions
|
@ -123,6 +123,7 @@ void arm_restore_state_to_opc(CPUState *cs,
|
|||
}
|
||||
#endif /* CONFIG_TCG */
|
||||
|
||||
#ifndef CONFIG_USER_ONLY
|
||||
/*
|
||||
* With SCTLR_ELx.NMI == 0, IRQ with Superpriority is masked identically with
|
||||
* IRQ without Superpriority. Moreover, if the GIC is configured so that
|
||||
|
@ -141,6 +142,7 @@ static bool arm_cpu_has_work(CPUState *cs)
|
|||
| CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR
|
||||
| CPU_INTERRUPT_EXITTB);
|
||||
}
|
||||
#endif /* !CONFIG_USER_ONLY */
|
||||
|
||||
static int arm_cpu_mmu_index(CPUState *cs, bool ifetch)
|
||||
{
|
||||
|
@ -2655,6 +2657,7 @@ static const gchar *arm_gdb_arch_name(CPUState *cs)
|
|||
#include "hw/core/sysemu-cpu-ops.h"
|
||||
|
||||
static const struct SysemuCPUOps arm_sysemu_ops = {
|
||||
.has_work = arm_cpu_has_work,
|
||||
.get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug,
|
||||
.asidx_from_attrs = arm_asidx_from_attrs,
|
||||
.write_elf32_note = arm_cpu_write_elf32_note,
|
||||
|
@ -2705,7 +2708,6 @@ static void arm_cpu_class_init(ObjectClass *oc, void *data)
|
|||
&acc->parent_phases);
|
||||
|
||||
cc->class_by_name = arm_cpu_class_by_name;
|
||||
cc->has_work = arm_cpu_has_work;
|
||||
cc->mmu_index = arm_cpu_mmu_index;
|
||||
cc->dump_state = arm_cpu_dump_state;
|
||||
cc->set_pc = arm_cpu_set_pc;
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue