mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-06 17:23:56 -06:00
SiFive Freedom E Series RISC-V Machine
This provides a RISC-V Board compatible with the the SiFive Freedom E SDK. The following machine is implemented: - 'sifive_e'; CLINT, PLIC, UART, AON, GPIO, QSPI, PWM Acked-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Sagar Karandikar <sagark@eecs.berkeley.edu> Signed-off-by: Palmer Dabbelt <palmer@sifive.com> Signed-off-by: Michael Clark <mjc@sifive.com>
This commit is contained in:
parent
e6b8552c65
commit
eb637edb12
2 changed files with 313 additions and 0 deletions
79
include/hw/riscv/sifive_e.h
Normal file
79
include/hw/riscv/sifive_e.h
Normal file
|
@ -0,0 +1,79 @@
|
|||
/*
|
||||
* SiFive E series machine interface
|
||||
*
|
||||
* Copyright (c) 2017 SiFive, Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify it
|
||||
* under the terms and conditions of the GNU General Public License,
|
||||
* version 2 or later, as published by the Free Software Foundation.
|
||||
*
|
||||
* This program is distributed in the hope it will be useful, but WITHOUT
|
||||
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
||||
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
||||
* more details.
|
||||
*
|
||||
* You should have received a copy of the GNU General Public License along with
|
||||
* this program. If not, see <http://www.gnu.org/licenses/>.
|
||||
*/
|
||||
|
||||
#ifndef HW_SIFIVE_E_H
|
||||
#define HW_SIFIVE_E_H
|
||||
|
||||
#define TYPE_SIFIVE_E "riscv.sifive_e"
|
||||
|
||||
#define SIFIVE_E(obj) \
|
||||
OBJECT_CHECK(SiFiveEState, (obj), TYPE_SIFIVE_E)
|
||||
|
||||
typedef struct SiFiveEState {
|
||||
/*< private >*/
|
||||
SysBusDevice parent_obj;
|
||||
|
||||
/*< public >*/
|
||||
RISCVHartArrayState soc;
|
||||
DeviceState *plic;
|
||||
} SiFiveEState;
|
||||
|
||||
enum {
|
||||
SIFIVE_E_DEBUG,
|
||||
SIFIVE_E_MROM,
|
||||
SIFIVE_E_OTP,
|
||||
SIFIVE_E_CLINT,
|
||||
SIFIVE_E_PLIC,
|
||||
SIFIVE_E_AON,
|
||||
SIFIVE_E_PRCI,
|
||||
SIFIVE_E_OTP_CTRL,
|
||||
SIFIVE_E_GPIO0,
|
||||
SIFIVE_E_UART0,
|
||||
SIFIVE_E_QSPI0,
|
||||
SIFIVE_E_PWM0,
|
||||
SIFIVE_E_UART1,
|
||||
SIFIVE_E_QSPI1,
|
||||
SIFIVE_E_PWM1,
|
||||
SIFIVE_E_QSPI2,
|
||||
SIFIVE_E_PWM2,
|
||||
SIFIVE_E_XIP,
|
||||
SIFIVE_E_DTIM
|
||||
};
|
||||
|
||||
enum {
|
||||
SIFIVE_E_UART0_IRQ = 3,
|
||||
SIFIVE_E_UART1_IRQ = 4
|
||||
};
|
||||
|
||||
#define SIFIVE_E_PLIC_HART_CONFIG "M"
|
||||
#define SIFIVE_E_PLIC_NUM_SOURCES 127
|
||||
#define SIFIVE_E_PLIC_NUM_PRIORITIES 7
|
||||
#define SIFIVE_E_PLIC_PRIORITY_BASE 0x0
|
||||
#define SIFIVE_E_PLIC_PENDING_BASE 0x1000
|
||||
#define SIFIVE_E_PLIC_ENABLE_BASE 0x2000
|
||||
#define SIFIVE_E_PLIC_ENABLE_STRIDE 0x80
|
||||
#define SIFIVE_E_PLIC_CONTEXT_BASE 0x200000
|
||||
#define SIFIVE_E_PLIC_CONTEXT_STRIDE 0x1000
|
||||
|
||||
#if defined(TARGET_RISCV32)
|
||||
#define SIFIVE_E_CPU TYPE_RISCV_CPU_SIFIVE_E31
|
||||
#elif defined(TARGET_RISCV64)
|
||||
#define SIFIVE_E_CPU TYPE_RISCV_CPU_SIFIVE_E51
|
||||
#endif
|
||||
|
||||
#endif
|
Loading…
Add table
Add a link
Reference in a new issue