mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-04 08:13:54 -06:00
pci: Add support for Designware IP block
Add code needed to get a functional PCI subsytem when using in conjunction with upstream Linux guest (4.13+). Tested to work against "e1000e" (network adapter, using MSI interrupts) as well as "usb-ehci" (USB controller, using legacy PCI interrupts). Based on "i.MX6 Applications Processor Reference Manual" (Document Number: IMX6DQRM Rev. 4) as well as corresponding dirver in Linux kernel (circa 4.13 - 4.16 found in drivers/pci/dwc/*) Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> Reviewed-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
This commit is contained in:
parent
8f2ba1f278
commit
d64e5eabc4
5 changed files with 861 additions and 0 deletions
102
include/hw/pci-host/designware.h
Normal file
102
include/hw/pci-host/designware.h
Normal file
|
@ -0,0 +1,102 @@
|
|||
/*
|
||||
* Copyright (c) 2017, Impinj, Inc.
|
||||
*
|
||||
* Designware PCIe IP block emulation
|
||||
*
|
||||
* This library is free software; you can redistribute it and/or
|
||||
* modify it under the terms of the GNU Lesser General Public
|
||||
* License as published by the Free Software Foundation; either
|
||||
* version 2 of the License, or (at your option) any later version.
|
||||
*
|
||||
* This library is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
||||
* Lesser General Public License for more details.
|
||||
*
|
||||
* You should have received a copy of the GNU Lesser General Public
|
||||
* License along with this library; if not, see
|
||||
* <http://www.gnu.org/licenses/>.
|
||||
*/
|
||||
|
||||
#ifndef DESIGNWARE_H
|
||||
#define DESIGNWARE_H
|
||||
|
||||
#include "hw/hw.h"
|
||||
#include "hw/sysbus.h"
|
||||
#include "hw/pci/pci.h"
|
||||
#include "hw/pci/pci_bus.h"
|
||||
#include "hw/pci/pcie_host.h"
|
||||
#include "hw/pci/pci_bridge.h"
|
||||
|
||||
#define TYPE_DESIGNWARE_PCIE_HOST "designware-pcie-host"
|
||||
#define DESIGNWARE_PCIE_HOST(obj) \
|
||||
OBJECT_CHECK(DesignwarePCIEHost, (obj), TYPE_DESIGNWARE_PCIE_HOST)
|
||||
|
||||
#define TYPE_DESIGNWARE_PCIE_ROOT "designware-pcie-root"
|
||||
#define DESIGNWARE_PCIE_ROOT(obj) \
|
||||
OBJECT_CHECK(DesignwarePCIERoot, (obj), TYPE_DESIGNWARE_PCIE_ROOT)
|
||||
|
||||
struct DesignwarePCIERoot;
|
||||
typedef struct DesignwarePCIERoot DesignwarePCIERoot;
|
||||
|
||||
typedef struct DesignwarePCIEViewport {
|
||||
DesignwarePCIERoot *root;
|
||||
|
||||
MemoryRegion cfg;
|
||||
MemoryRegion mem;
|
||||
|
||||
uint64_t base;
|
||||
uint64_t target;
|
||||
uint32_t limit;
|
||||
uint32_t cr[2];
|
||||
|
||||
bool inbound;
|
||||
} DesignwarePCIEViewport;
|
||||
|
||||
typedef struct DesignwarePCIEMSIBank {
|
||||
uint32_t enable;
|
||||
uint32_t mask;
|
||||
uint32_t status;
|
||||
} DesignwarePCIEMSIBank;
|
||||
|
||||
typedef struct DesignwarePCIEMSI {
|
||||
uint64_t base;
|
||||
MemoryRegion iomem;
|
||||
|
||||
#define DESIGNWARE_PCIE_NUM_MSI_BANKS 1
|
||||
|
||||
DesignwarePCIEMSIBank intr[DESIGNWARE_PCIE_NUM_MSI_BANKS];
|
||||
} DesignwarePCIEMSI;
|
||||
|
||||
struct DesignwarePCIERoot {
|
||||
PCIBridge parent_obj;
|
||||
|
||||
uint32_t atu_viewport;
|
||||
|
||||
#define DESIGNWARE_PCIE_VIEWPORT_OUTBOUND 0
|
||||
#define DESIGNWARE_PCIE_VIEWPORT_INBOUND 1
|
||||
#define DESIGNWARE_PCIE_NUM_VIEWPORTS 4
|
||||
|
||||
DesignwarePCIEViewport viewports[2][DESIGNWARE_PCIE_NUM_VIEWPORTS];
|
||||
DesignwarePCIEMSI msi;
|
||||
};
|
||||
|
||||
typedef struct DesignwarePCIEHost {
|
||||
PCIHostState parent_obj;
|
||||
|
||||
DesignwarePCIERoot root;
|
||||
|
||||
struct {
|
||||
AddressSpace address_space;
|
||||
MemoryRegion address_space_root;
|
||||
|
||||
MemoryRegion memory;
|
||||
MemoryRegion io;
|
||||
|
||||
qemu_irq irqs[4];
|
||||
} pci;
|
||||
|
||||
MemoryRegion mmio;
|
||||
} DesignwarePCIEHost;
|
||||
|
||||
#endif /* DESIGNWARE_H */
|
|
@ -269,4 +269,6 @@
|
|||
#define PCI_VENDOR_ID_VMWARE 0x15ad
|
||||
#define PCI_DEVICE_ID_VMWARE_PVRDMA 0x0820
|
||||
|
||||
#define PCI_VENDOR_ID_SYNOPSYS 0x16C3
|
||||
|
||||
#endif
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue