mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-03 07:43:54 -06:00
aspeed: introduce a new UART0 device name
The Aspeed datasheet refers to the UART controllers as UART1 - UART13 for the ast10x0, ast2600, ast2500 and ast2400 SoCs and the Aspeed ast2700 introduces an UART0 and the UART controllers as UART0 - UART12. To keep the naming in the QEMU models in sync with the datasheet, let's introduce a new UART0 device name and do the required adjustements. Signed-off-by: Troy Lee <troy_lee@aspeedtech.com> Signed-off-by: Jamin Lin <jamin_lin@aspeedtech.com> Reviewed-by: Cédric Le Goater <clg@kaod.org> [ clg: - Kept original assert() in aspeed_soc_uart_set_chr() - Fixed 'i' range in connect_serial_hds_to_uarts() loop ] Signed-off-by: Cédric Le Goater <clg@kaod.org>
This commit is contained in:
parent
1b330dafcd
commit
944128ee8e
6 changed files with 33 additions and 7 deletions
|
@ -342,7 +342,7 @@ static void connect_serial_hds_to_uarts(AspeedMachineState *bmc)
|
||||||
int uart_chosen = bmc->uart_chosen ? bmc->uart_chosen : amc->uart_default;
|
int uart_chosen = bmc->uart_chosen ? bmc->uart_chosen : amc->uart_default;
|
||||||
|
|
||||||
aspeed_soc_uart_set_chr(s, uart_chosen, serial_hd(0));
|
aspeed_soc_uart_set_chr(s, uart_chosen, serial_hd(0));
|
||||||
for (int i = 1, uart = ASPEED_DEV_UART1; i < sc->uarts_num; i++, uart++) {
|
for (int i = 1, uart = sc->uarts_base; i < sc->uarts_num; i++, uart++) {
|
||||||
if (uart == uart_chosen) {
|
if (uart == uart_chosen) {
|
||||||
continue;
|
continue;
|
||||||
}
|
}
|
||||||
|
@ -1094,7 +1094,7 @@ static char *aspeed_get_bmc_console(Object *obj, Error **errp)
|
||||||
AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(bmc);
|
AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(bmc);
|
||||||
int uart_chosen = bmc->uart_chosen ? bmc->uart_chosen : amc->uart_default;
|
int uart_chosen = bmc->uart_chosen ? bmc->uart_chosen : amc->uart_default;
|
||||||
|
|
||||||
return g_strdup_printf("uart%d", uart_chosen - ASPEED_DEV_UART1 + 1);
|
return g_strdup_printf("uart%d", aspeed_uart_index(uart_chosen));
|
||||||
}
|
}
|
||||||
|
|
||||||
static void aspeed_set_bmc_console(Object *obj, const char *value, Error **errp)
|
static void aspeed_set_bmc_console(Object *obj, const char *value, Error **errp)
|
||||||
|
@ -1103,6 +1103,8 @@ static void aspeed_set_bmc_console(Object *obj, const char *value, Error **errp)
|
||||||
AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(bmc);
|
AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(bmc);
|
||||||
AspeedSoCClass *sc = ASPEED_SOC_CLASS(object_class_by_name(amc->soc_name));
|
AspeedSoCClass *sc = ASPEED_SOC_CLASS(object_class_by_name(amc->soc_name));
|
||||||
int val;
|
int val;
|
||||||
|
int uart_first = aspeed_uart_first(sc);
|
||||||
|
int uart_last = aspeed_uart_last(sc);
|
||||||
|
|
||||||
if (sscanf(value, "uart%u", &val) != 1) {
|
if (sscanf(value, "uart%u", &val) != 1) {
|
||||||
error_setg(errp, "Bad value for \"uart\" property");
|
error_setg(errp, "Bad value for \"uart\" property");
|
||||||
|
@ -1110,11 +1112,12 @@ static void aspeed_set_bmc_console(Object *obj, const char *value, Error **errp)
|
||||||
}
|
}
|
||||||
|
|
||||||
/* The number of UART depends on the SoC */
|
/* The number of UART depends on the SoC */
|
||||||
if (val < 1 || val > sc->uarts_num) {
|
if (val < uart_first || val > uart_last) {
|
||||||
error_setg(errp, "\"uart\" should be in range [1 - %d]", sc->uarts_num);
|
error_setg(errp, "\"uart\" should be in range [%d - %d]",
|
||||||
|
uart_first, uart_last);
|
||||||
return;
|
return;
|
||||||
}
|
}
|
||||||
bmc->uart_chosen = ASPEED_DEV_UART1 + val - 1;
|
bmc->uart_chosen = val + ASPEED_DEV_UART0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static void aspeed_machine_class_props_init(ObjectClass *oc)
|
static void aspeed_machine_class_props_init(ObjectClass *oc)
|
||||||
|
|
|
@ -436,6 +436,7 @@ static void aspeed_soc_ast1030_class_init(ObjectClass *klass, void *data)
|
||||||
sc->wdts_num = 4;
|
sc->wdts_num = 4;
|
||||||
sc->macs_num = 1;
|
sc->macs_num = 1;
|
||||||
sc->uarts_num = 13;
|
sc->uarts_num = 13;
|
||||||
|
sc->uarts_base = ASPEED_DEV_UART1;
|
||||||
sc->irqmap = aspeed_soc_ast1030_irqmap;
|
sc->irqmap = aspeed_soc_ast1030_irqmap;
|
||||||
sc->memmap = aspeed_soc_ast1030_memmap;
|
sc->memmap = aspeed_soc_ast1030_memmap;
|
||||||
sc->num_cpus = 1;
|
sc->num_cpus = 1;
|
||||||
|
|
|
@ -523,6 +523,7 @@ static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
|
||||||
sc->wdts_num = 2;
|
sc->wdts_num = 2;
|
||||||
sc->macs_num = 2;
|
sc->macs_num = 2;
|
||||||
sc->uarts_num = 5;
|
sc->uarts_num = 5;
|
||||||
|
sc->uarts_base = ASPEED_DEV_UART1;
|
||||||
sc->irqmap = aspeed_soc_ast2400_irqmap;
|
sc->irqmap = aspeed_soc_ast2400_irqmap;
|
||||||
sc->memmap = aspeed_soc_ast2400_memmap;
|
sc->memmap = aspeed_soc_ast2400_memmap;
|
||||||
sc->num_cpus = 1;
|
sc->num_cpus = 1;
|
||||||
|
@ -551,6 +552,7 @@ static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
|
||||||
sc->wdts_num = 3;
|
sc->wdts_num = 3;
|
||||||
sc->macs_num = 2;
|
sc->macs_num = 2;
|
||||||
sc->uarts_num = 5;
|
sc->uarts_num = 5;
|
||||||
|
sc->uarts_base = ASPEED_DEV_UART1;
|
||||||
sc->irqmap = aspeed_soc_ast2500_irqmap;
|
sc->irqmap = aspeed_soc_ast2500_irqmap;
|
||||||
sc->memmap = aspeed_soc_ast2500_memmap;
|
sc->memmap = aspeed_soc_ast2500_memmap;
|
||||||
sc->num_cpus = 1;
|
sc->num_cpus = 1;
|
||||||
|
|
|
@ -666,6 +666,7 @@ static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data)
|
||||||
sc->wdts_num = 4;
|
sc->wdts_num = 4;
|
||||||
sc->macs_num = 4;
|
sc->macs_num = 4;
|
||||||
sc->uarts_num = 13;
|
sc->uarts_num = 13;
|
||||||
|
sc->uarts_base = ASPEED_DEV_UART1;
|
||||||
sc->irqmap = aspeed_soc_ast2600_irqmap;
|
sc->irqmap = aspeed_soc_ast2600_irqmap;
|
||||||
sc->memmap = aspeed_soc_ast2600_memmap;
|
sc->memmap = aspeed_soc_ast2600_memmap;
|
||||||
sc->num_cpus = 2;
|
sc->num_cpus = 2;
|
||||||
|
|
|
@ -36,7 +36,7 @@ bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp)
|
||||||
AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
|
AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
|
||||||
SerialMM *smm;
|
SerialMM *smm;
|
||||||
|
|
||||||
for (int i = 0, uart = ASPEED_DEV_UART1; i < sc->uarts_num; i++, uart++) {
|
for (int i = 0, uart = sc->uarts_base; i < sc->uarts_num; i++, uart++) {
|
||||||
smm = &s->uart[i];
|
smm = &s->uart[i];
|
||||||
|
|
||||||
/* Chardev property is set by the machine. */
|
/* Chardev property is set by the machine. */
|
||||||
|
@ -58,7 +58,9 @@ bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp)
|
||||||
void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr)
|
void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr)
|
||||||
{
|
{
|
||||||
AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
|
AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
|
||||||
int i = dev - ASPEED_DEV_UART1;
|
int uart_first = aspeed_uart_first(sc);
|
||||||
|
int uart_index = aspeed_uart_index(dev);
|
||||||
|
int i = uart_index - uart_first;
|
||||||
|
|
||||||
g_assert(0 <= i && i < ARRAY_SIZE(s->uart) && i < sc->uarts_num);
|
g_assert(0 <= i && i < ARRAY_SIZE(s->uart) && i < sc->uarts_num);
|
||||||
qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", chr);
|
qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", chr);
|
||||||
|
|
|
@ -140,6 +140,7 @@ struct AspeedSoCClass {
|
||||||
int wdts_num;
|
int wdts_num;
|
||||||
int macs_num;
|
int macs_num;
|
||||||
int uarts_num;
|
int uarts_num;
|
||||||
|
int uarts_base;
|
||||||
const int *irqmap;
|
const int *irqmap;
|
||||||
const hwaddr *memmap;
|
const hwaddr *memmap;
|
||||||
uint32_t num_cpus;
|
uint32_t num_cpus;
|
||||||
|
@ -151,6 +152,7 @@ const char *aspeed_soc_cpu_type(AspeedSoCClass *sc);
|
||||||
enum {
|
enum {
|
||||||
ASPEED_DEV_SPI_BOOT,
|
ASPEED_DEV_SPI_BOOT,
|
||||||
ASPEED_DEV_IOMEM,
|
ASPEED_DEV_IOMEM,
|
||||||
|
ASPEED_DEV_UART0,
|
||||||
ASPEED_DEV_UART1,
|
ASPEED_DEV_UART1,
|
||||||
ASPEED_DEV_UART2,
|
ASPEED_DEV_UART2,
|
||||||
ASPEED_DEV_UART3,
|
ASPEED_DEV_UART3,
|
||||||
|
@ -235,4 +237,19 @@ void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev,
|
||||||
void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
|
void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
|
||||||
unsigned int count, int unit0);
|
unsigned int count, int unit0);
|
||||||
|
|
||||||
|
static inline int aspeed_uart_index(int uart_dev)
|
||||||
|
{
|
||||||
|
return uart_dev - ASPEED_DEV_UART0;
|
||||||
|
}
|
||||||
|
|
||||||
|
static inline int aspeed_uart_first(AspeedSoCClass *sc)
|
||||||
|
{
|
||||||
|
return aspeed_uart_index(sc->uarts_base);
|
||||||
|
}
|
||||||
|
|
||||||
|
static inline int aspeed_uart_last(AspeedSoCClass *sc)
|
||||||
|
{
|
||||||
|
return aspeed_uart_first(sc) + sc->uarts_num - 1;
|
||||||
|
}
|
||||||
|
|
||||||
#endif /* ASPEED_SOC_H */
|
#endif /* ASPEED_SOC_H */
|
||||||
|
|
Loading…
Add table
Add a link
Reference in a new issue