mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-05 00:33:55 -06:00
target/riscv: Add pointer masking tb flags
Signed-off-by: Alexey Baturo <baturo.alexey@gmail.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com> Message-ID: <20250106102346.1100149-5-baturo.alexey@gmail.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
parent
3d1c5c0885
commit
6ec718e352
3 changed files with 11 additions and 0 deletions
|
@ -635,6 +635,9 @@ FIELD(TB_FLAGS, FCFI_ENABLED, 26, 1)
|
||||||
FIELD(TB_FLAGS, FCFI_LP_EXPECTED, 27, 1)
|
FIELD(TB_FLAGS, FCFI_LP_EXPECTED, 27, 1)
|
||||||
/* zicfiss needs a TB flag so that correct TB is located based on tb flags */
|
/* zicfiss needs a TB flag so that correct TB is located based on tb flags */
|
||||||
FIELD(TB_FLAGS, BCFI_ENABLED, 28, 1)
|
FIELD(TB_FLAGS, BCFI_ENABLED, 28, 1)
|
||||||
|
/* If pointer masking should be applied and address sign extended */
|
||||||
|
FIELD(TB_FLAGS, PM_PMM, 29, 2)
|
||||||
|
FIELD(TB_FLAGS, PM_SIGNEXTEND, 31, 1)
|
||||||
|
|
||||||
#ifdef TARGET_RISCV32
|
#ifdef TARGET_RISCV32
|
||||||
#define riscv_cpu_mxl(env) ((void)(env), MXL_RV32)
|
#define riscv_cpu_mxl(env) ((void)(env), MXL_RV32)
|
||||||
|
|
|
@ -126,6 +126,7 @@ void cpu_get_tb_cpu_state(CPURISCVState *env, vaddr *pc,
|
||||||
RISCVCPU *cpu = env_archcpu(env);
|
RISCVCPU *cpu = env_archcpu(env);
|
||||||
RISCVExtStatus fs, vs;
|
RISCVExtStatus fs, vs;
|
||||||
uint32_t flags = 0;
|
uint32_t flags = 0;
|
||||||
|
bool pm_signext = riscv_cpu_virt_mem_enabled(env);
|
||||||
|
|
||||||
*pc = env->xl == MXL_RV32 ? env->pc & UINT32_MAX : env->pc;
|
*pc = env->xl == MXL_RV32 ? env->pc & UINT32_MAX : env->pc;
|
||||||
*cs_base = 0;
|
*cs_base = 0;
|
||||||
|
@ -210,6 +211,8 @@ void cpu_get_tb_cpu_state(CPURISCVState *env, vaddr *pc,
|
||||||
flags = FIELD_DP32(flags, TB_FLAGS, VS, vs);
|
flags = FIELD_DP32(flags, TB_FLAGS, VS, vs);
|
||||||
flags = FIELD_DP32(flags, TB_FLAGS, XL, env->xl);
|
flags = FIELD_DP32(flags, TB_FLAGS, XL, env->xl);
|
||||||
flags = FIELD_DP32(flags, TB_FLAGS, AXL, cpu_address_xl(env));
|
flags = FIELD_DP32(flags, TB_FLAGS, AXL, cpu_address_xl(env));
|
||||||
|
flags = FIELD_DP32(flags, TB_FLAGS, PM_PMM, riscv_pm_get_pmm(env));
|
||||||
|
flags = FIELD_DP32(flags, TB_FLAGS, PM_SIGNEXTEND, pm_signext);
|
||||||
|
|
||||||
*pflags = flags;
|
*pflags = flags;
|
||||||
}
|
}
|
||||||
|
|
|
@ -103,6 +103,9 @@ typedef struct DisasContext {
|
||||||
bool vl_eq_vlmax;
|
bool vl_eq_vlmax;
|
||||||
CPUState *cs;
|
CPUState *cs;
|
||||||
TCGv zero;
|
TCGv zero;
|
||||||
|
/* actual address width */
|
||||||
|
uint8_t addr_xl;
|
||||||
|
bool addr_signed;
|
||||||
/* Ztso */
|
/* Ztso */
|
||||||
bool ztso;
|
bool ztso;
|
||||||
/* Use icount trigger for native debug */
|
/* Use icount trigger for native debug */
|
||||||
|
@ -1231,6 +1234,8 @@ static void riscv_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
|
||||||
ctx->xl = FIELD_EX32(tb_flags, TB_FLAGS, XL);
|
ctx->xl = FIELD_EX32(tb_flags, TB_FLAGS, XL);
|
||||||
ctx->address_xl = FIELD_EX32(tb_flags, TB_FLAGS, AXL);
|
ctx->address_xl = FIELD_EX32(tb_flags, TB_FLAGS, AXL);
|
||||||
ctx->cs = cs;
|
ctx->cs = cs;
|
||||||
|
ctx->addr_xl = 0;
|
||||||
|
ctx->addr_signed = false;
|
||||||
ctx->ztso = cpu->cfg.ext_ztso;
|
ctx->ztso = cpu->cfg.ext_ztso;
|
||||||
ctx->itrigger = FIELD_EX32(tb_flags, TB_FLAGS, ITRIGGER);
|
ctx->itrigger = FIELD_EX32(tb_flags, TB_FLAGS, ITRIGGER);
|
||||||
ctx->bcfi_enabled = FIELD_EX32(tb_flags, TB_FLAGS, BCFI_ENABLED);
|
ctx->bcfi_enabled = FIELD_EX32(tb_flags, TB_FLAGS, BCFI_ENABLED);
|
||||||
|
|
Loading…
Add table
Add a link
Reference in a new issue