mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-09 10:34:58 -06:00
target/ppc: books: External interrupt cleanup
Since this is now BookS only, we can simplify the code a bit and check has_hv_mode instead of enumerating the exception models. LPES0 does not make sense if there is no MSR_HV. Note that QEMU does not support HV mode on 970 and POWER5+ so we don't set MSR_HV in msr_mask. Signed-off-by: Fabiano Rosas <farosas@linux.ibm.com> Reviewed-by: Cédric Le Goater <clg@kaod.org> Message-Id: <20220124184605.999353-5-farosas@linux.ibm.com> Signed-off-by: Cédric Le Goater <clg@kaod.org>
This commit is contained in:
parent
58a02119f3
commit
67baff7715
1 changed files with 7 additions and 23 deletions
|
@ -644,39 +644,23 @@ static void powerpc_excp_books(PowerPCCPU *cpu, int excp)
|
||||||
{
|
{
|
||||||
bool lpes0;
|
bool lpes0;
|
||||||
|
|
||||||
cs = CPU(cpu);
|
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Exception targeting modifiers
|
* LPES0 is only taken into consideration if we support HV
|
||||||
*
|
* mode for this CPU.
|
||||||
* LPES0 is supported on POWER7/8/9
|
|
||||||
* LPES1 is not supported (old iSeries mode)
|
|
||||||
*
|
|
||||||
* On anything else, we behave as if LPES0 is 1
|
|
||||||
* (externals don't alter MSR:HV)
|
|
||||||
*/
|
*/
|
||||||
#if defined(TARGET_PPC64)
|
if (!env->has_hv_mode) {
|
||||||
if (excp_model == POWERPC_EXCP_POWER7 ||
|
break;
|
||||||
excp_model == POWERPC_EXCP_POWER8 ||
|
|
||||||
excp_model == POWERPC_EXCP_POWER9 ||
|
|
||||||
excp_model == POWERPC_EXCP_POWER10) {
|
|
||||||
lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
|
|
||||||
} else
|
|
||||||
#endif /* defined(TARGET_PPC64) */
|
|
||||||
{
|
|
||||||
lpes0 = true;
|
|
||||||
}
|
}
|
||||||
|
|
||||||
|
lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
|
||||||
|
|
||||||
if (!lpes0) {
|
if (!lpes0) {
|
||||||
new_msr |= (target_ulong)MSR_HVB;
|
new_msr |= (target_ulong)MSR_HVB;
|
||||||
new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
|
new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
|
||||||
srr0 = SPR_HSRR0;
|
srr0 = SPR_HSRR0;
|
||||||
srr1 = SPR_HSRR1;
|
srr1 = SPR_HSRR1;
|
||||||
}
|
}
|
||||||
if (env->mpic_proxy) {
|
|
||||||
/* IACK the IRQ on delivery */
|
|
||||||
env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
|
|
||||||
}
|
|
||||||
break;
|
break;
|
||||||
}
|
}
|
||||||
case POWERPC_EXCP_ALIGN: /* Alignment exception */
|
case POWERPC_EXCP_ALIGN: /* Alignment exception */
|
||||||
|
|
Loading…
Add table
Add a link
Reference in a new issue