mirror of
https://github.com/Motorhead1991/qemu.git
synced 2025-08-03 07:43:54 -06:00
Make SYNCI_Step and CCRes CPU-specific.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@2651 c046a42c-6fe2-441c-8c8c-71466251a162
This commit is contained in:
parent
b48cfdffd9
commit
2f6445458e
2 changed files with 16 additions and 3 deletions
|
@ -67,6 +67,8 @@ struct mips_def_t {
|
|||
int32_t CP0_Config3;
|
||||
int32_t CP0_Config6;
|
||||
int32_t CP0_Config7;
|
||||
int32_t SYNCI_Step;
|
||||
int32_t CCRes;
|
||||
int32_t CP1_fcr0;
|
||||
};
|
||||
|
||||
|
@ -82,6 +84,8 @@ static mips_def_t mips_defs[] =
|
|||
.CP0_Config1 = MIPS_CONFIG1,
|
||||
.CP0_Config2 = MIPS_CONFIG2,
|
||||
.CP0_Config3 = MIPS_CONFIG3,
|
||||
.SYNCI_Step = 32,
|
||||
.CCRes = 2,
|
||||
.CP1_fcr0 = MIPS_FCR0,
|
||||
},
|
||||
{
|
||||
|
@ -91,6 +95,8 @@ static mips_def_t mips_defs[] =
|
|||
.CP0_Config1 = MIPS_CONFIG1,
|
||||
.CP0_Config2 = MIPS_CONFIG2,
|
||||
.CP0_Config3 = MIPS_CONFIG3,
|
||||
.SYNCI_Step = 32,
|
||||
.CCRes = 2,
|
||||
.CP1_fcr0 = MIPS_FCR0,
|
||||
},
|
||||
{
|
||||
|
@ -100,6 +106,8 @@ static mips_def_t mips_defs[] =
|
|||
.CP0_Config1 = MIPS_CONFIG1,
|
||||
.CP0_Config2 = MIPS_CONFIG2,
|
||||
.CP0_Config3 = MIPS_CONFIG3,
|
||||
.SYNCI_Step = 32,
|
||||
.CCRes = 2,
|
||||
.CP1_fcr0 = MIPS_FCR0,
|
||||
},
|
||||
{
|
||||
|
@ -109,6 +117,8 @@ static mips_def_t mips_defs[] =
|
|||
.CP0_Config1 = MIPS_CONFIG1,
|
||||
.CP0_Config2 = MIPS_CONFIG2,
|
||||
.CP0_Config3 = MIPS_CONFIG3,
|
||||
.SYNCI_Step = 32,
|
||||
.CCRes = 2,
|
||||
.CP1_fcr0 = MIPS_FCR0,
|
||||
},
|
||||
{
|
||||
|
@ -118,6 +128,8 @@ static mips_def_t mips_defs[] =
|
|||
.CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP),
|
||||
.CP0_Config2 = MIPS_CONFIG2,
|
||||
.CP0_Config3 = MIPS_CONFIG3,
|
||||
.SYNCI_Step = 32,
|
||||
.CCRes = 2,
|
||||
.CP1_fcr0 = MIPS_FCR0,
|
||||
},
|
||||
#else
|
||||
|
@ -128,6 +140,8 @@ static mips_def_t mips_defs[] =
|
|||
.CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP),
|
||||
.CP0_Config2 = MIPS_CONFIG2,
|
||||
.CP0_Config3 = MIPS_CONFIG3,
|
||||
.SYNCI_Step = 16,
|
||||
.CCRes = 2,
|
||||
.CP1_fcr0 = MIPS_FCR0,
|
||||
},
|
||||
#endif
|
||||
|
@ -175,6 +189,8 @@ int cpu_mips_register (CPUMIPSState *env, mips_def_t *def)
|
|||
env->CP0_Config3 = def->CP0_Config3;
|
||||
env->CP0_Config6 = def->CP0_Config6;
|
||||
env->CP0_Config7 = def->CP0_Config7;
|
||||
env->SYNCI_Step = def->SYNCI_Step;
|
||||
env->CCRes = def->CCRes;
|
||||
env->fcr0 = def->CP1_fcr0;
|
||||
return 0;
|
||||
}
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue